| EE 330      |
|-------------|
| Exam 1      |
| Spring 2018 |

| Name_ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ |
|-------|---|---|---|---|---|---|---|---|---|---|---|---|---|
|       |   |   |   |   |   |   |   |   |   |   |   |   |   |

Instructions: Students may bring 1 page of notes (front and back) to this exam and a calculator but the use of any device that has wireless communication capability is prohibited. There are 10 questions and 5 problems. The points allocated to each question and each problem are as indicated. Please solve problems in the space provided on this exam and attach extra sheets only if you run out of space in solving a specific problem.

If parameters of semiconductor processes are needed beyond what is given in a specific problem or question, assume a CMOS process is available with the following key process parameters;  $\mu_n C_{OX} = 100 \mu A/v^2$ ,  $\mu_p C_{OX} = \mu_n C_{OX}/3$ ,  $V_{TNO} = 0.5 V$ ,  $V_{TPO} = -0.5 V$ ,  $C_{OX} = 2 f F/\mu^2$ ,  $\lambda = 0$ ; if reference to a diode is made, assume the process parameter;  $J_S = 10^{-17} A/\mu^2$ . The ratio of Boltzmann's constant to the charge of an electron is  $k/q = 8.61 E-5 \ V/K$ . If any other process parameters for MOS devices are needed, use the process parameters associated with the process described on the attachment to this exam. Specify clearly what process parameters you are using in any solution requiring process parameters.

- 1. (2pts) There were two major challenges that needed to be overcome for the industry to replace aluminum interconnects with copper interconnects? Give one of these two challenges.
- 2. (2pts) What is the major reason that contacts from metal to poly are not allowed on top of the gate of a transistor?
- 3. (2pts) In the late 1940's, the bipolar transistor was invented and it replaced an electronic device that had been used for many years. What electronic device did the bipolar transistor replace?
- 4. (2pts) SiO<sub>2</sub> is often thermally grown to form a gate oxide. But if SiO<sub>2</sub> is placed on top of metal, a different process is used to form the SiO<sub>2</sub> layer. What process is typically used to form SiO<sub>2</sub> on top of metal?
- 5. (2pts) How many valence band electrons does Silicon have?

| 6. | (2pts)      | Static CMOS gates that have pull-up networks comprised of only      | p-      |
|----|-------------|---------------------------------------------------------------------|---------|
|    | channel d   | devices, pull-down networks comprised of only n-channel devices,    | and a   |
|    | circuit str | ructure that results in one and only one of these two networks cond | lucting |
|    | for any B   | Boolean input have 3 very attractive properties. Give two of these  | three   |
|    | attractive  | e properties.                                                       |         |

- 7. (2pts) What is the distinction between a "contact" and a "via" in a semiconductor process?
- 8. (2pts) The capacitance between the anode and cathode of a reverse-biased pn junction is quite voltage dependent. Describe what happens in this junction that makes this capacitance voltage dependent.
- 9. (2pts) The parameter  $I_S$  in the standard diode equation is challenging to measure accurately in our laboratory. What is the reason that it is challenging to measure this term accurately in our laboratory
- 10. (2pts) Why is the capacitance density of Metal 3 to substrate considerably lower than the capacitance density of Metal 1 to substrate in a semiconductor process?

**Problem 1** (16 pts) Assume a circuit was designed in a 180nm process with a die area of 5mm<sup>2</sup>. The circuit was fabricated on 8" wafers. The cost of the wafers coming out of the foundry (after processing) was \$2500. Though the foundry usually gives the defect density to customers, for some reason the designer was unable to get the defect density from the foundry because the foundry representative argued that the defect density was proprietary. For this reason, the designer was unable to predict the yield or the cost per good die. The circuit was manufactured anyway and after fabrication, 200,000 chips were tested of which 1050 were defective and all defective die failed because of hard faults.

- a) What was the defect density in the process?
- **b)** What is the cost per good die for this design?

**Problem 2** (16 pts) Consider a Boolean system with three inputs, **A**, **B**, and **C**, and output **F** defined by the function

$$F = A + (\overline{B} \cdot C)$$

- a) Design a CMOS circuit, <u>at the transistor level</u>, that implements the Boolean system described using only NAND and NOR logic gates. Assume the inputs that are available are **A**, **B**, and **C**.
- b) Repeat part a) but use compound logic gates instead of NAND and NOR logic.

## **Problem 3** (16 pts) Consider the following two circuits.

- a) For the circuit on the left, determine  $V_{\text{OUT}}$
- b) For the circuit on the right, assume  $V_{IN}=100 sin 1000t$ . Obtain an expression for and plot  $V_{OUT}$  for one period of the excitation



**Problem 4 (16 pts)** Consider the following circuit. Determine the width W of transistor  $M_1$  so that  $V_{OUT} = 2.5 V$ .



**Problem 5** (16 pts) Assume a resistor  $R_1$  has a resistance of  $2K\Omega$  at T=250K and a resistor  $R_2$  has a resistance of 1K at T=250K. Assume the TCR of  $R_1$  is constant of value  $1000 \text{ ppm}/^{\circ}\text{C}$  and the TCR of  $R_2$  is constant of value  $-500 \text{ ppm}/^{\circ}\text{C}$ .

- a) What will be the resistance of  $R_1$  at 300K
- b) If R<sub>1</sub> and R<sub>2</sub> are placed in series to form a 3K resistor, what will be the percent change in resistance if the temperature is increased from 250K to 300K?

## TRANSISTOR PARAMETERS W/L N-CHANNEL P-CHANNEL UNITS

| MINIMUM<br>Vth                              | 3.0/0.6  | 0.78                          | -0.93                  | volts              |
|---------------------------------------------|----------|-------------------------------|------------------------|--------------------|
| SHORT<br>Idss<br>Vth<br>Vpt                 | 20.0/0.6 |                               | -238<br>-0.90<br>-10.0 |                    |
| WIDE<br>Ids0                                | 20.0/0.6 | < 2.5                         | < 2.5                  | pA/um              |
| LARGE<br>Vth<br>Vjbkd<br>Ijlk<br>Gamma      | 50/50    | 0.70<br>11.4<br><50.0<br>0.50 |                        | volts              |
| <pre>K' (Uo*Cox/2) Low-field Mobility</pre> |          | 56.9<br>474.57                |                        | uA/V^2<br>cm^2/V*s |
| COMMENTS: XL_AMI_C5F                        |          |                               |                        |                    |

| FOX TRANSISTORS | GATE | N+ACTIVE | P+ACTIVE | UNITS |
|-----------------|------|----------|----------|-------|
| Vth             | Poly | >15.0    | <-15.0   | volts |

| PROCESS PARAMETERS   | N+ACTV | P+ACTV | POLY | PLY2 HR | POLY2 | MTL1 | MTL2 | UNITS   |
|----------------------|--------|--------|------|---------|-------|------|------|---------|
| Sheet Resistance     | 82.7   | 103.2  | 21.7 | 984     | 39.7  | 0.09 | 0.09 | ohms/sq |
| Contact Resistance   | 56.2   | 118.4  | 14.6 |         | 24.0  |      | 0.78 | ohms    |
| Gate Oxide Thickness | 144    |        |      |         |       |      | ang  | strom   |

| PROCESS PARAMETERS | MTL3 | $N\PLY$ | N_WELL | UNITS   |
|--------------------|------|---------|--------|---------|
| Sheet Resistance   | 0.05 | 824     | 815    | ohms/sq |
| Contact Resistance | 0.78 |         |        | ohms    |

COMMENTS: N\POLY is N-well under polysilicon.

| CAPACITANCE PARAMETERS Area (substrate) | N+ACTV<br>429 | P+ACTV<br>721 | POLY<br>82 | POLY2 | M1<br>32 | M2<br>17 | M3<br>10 | N_WELL<br>40 | UNITS<br>aF/um^2 |
|-----------------------------------------|---------------|---------------|------------|-------|----------|----------|----------|--------------|------------------|
| Area (N+active)                         |               |               | 2401       |       | 36       | 16       | 12       |              | aF/um^2          |
| Area (P+active)                         |               |               | 2308       |       |          |          |          |              | aF/um^2          |
| Area (poly)                             |               |               |            | 864   | 61       | 17       | 9        |              | aF/um^2          |
| Area (poly2)                            |               |               |            |       | 53       |          |          |              | aF/um^2          |
| Area (metal1)                           |               |               |            |       |          | 34       | 13       |              | aF/um^2          |
| Area (metal2)                           |               |               |            |       |          |          | 32       |              | aF/um^2          |
| Fringe (substrate)                      | 311           | 256           |            |       | 74       | 58       | 39       |              | aF/um            |
| Fringe (poly)                           |               |               |            |       | 53       | 40       | 28       |              | aF/um            |
| Fringe (metal1)                         |               |               |            |       |          | 55       | 32       |              | aF/um            |
| Fringe (metal2)                         |               |               |            |       |          |          | 48       |              | aF/um            |
| Overlap (N+active)                      |               |               | 206        |       |          |          |          |              | aF/um            |
| Overlap (P+active)                      |               |               | 278        |       |          |          |          |              | aF/um            |